北 京:(010)51292078 上 海:(021)51875830
西 安:(029)86699670 南 京:(025)68662821
成 都:(028)68802075 武 漢:(027)50767718
廣 州:(020)61137349 深 圳:(0755)61280252

課程表 聯(lián)系我 在線聊 報名 付款 我們 QQ聊 切換寬屏
嵌入式OS--3G手機操作系統(tǒng)
嵌入式硬件設(shè)計
Altium Designer Layout高速硬件設(shè)計
開發(fā)語言/數(shù)據(jù)庫/軟硬件測試
芯片設(shè)計/大規(guī)模集成電路VLSI
其他類
WEB在線客服
南京WEB在線客服
武漢WEB在線客服
西安WEB在線客服
廣州WEB在線客服
點擊這里給我發(fā)消息  
QQ客服一
點擊這里給我發(fā)消息  
QQ客服二
點擊這里給我發(fā)消息
QQ客服三
公益培訓(xùn)通知與資料下載
企業(yè)招聘與人才推薦(免費)

合作企業(yè)最新人才需求公告

◆招人、應(yīng)聘、人才合作
請訪問曙海旗下網(wǎng)站---

電子人才網(wǎng)
www.tm2828.com.cn
合作伙伴與授權(quán)機構(gòu)
現(xiàn)代化的多媒體教室
曙海集團招聘啟示
曙海動態(tài)
郵件列表
 
 
  Design Sign-Off培訓(xùn)
   班.級.規(guī).模.及.環(huán).境
       為了保證培訓(xùn)效果,增加互動環(huán)節(jié),我們堅持小班授課,每期報名人數(shù)限5人,多余人員安排到下一期進行。
   上課時間和地點
上課地點:【上!浚和瑵髮W(xué)(滬西)/新城金郡商務(wù)樓(11號線白銀路站) 【深圳分部】:深圳大學(xué)成教院/ 電影大廈(地鐵一號線大劇院站)【北京分部】:福鑫大樓/北京中山學(xué)院 【武漢分部】:佳源大廈(高新二路) 【南京分部】:金港大廈(和燕路) 【成都分部】:領(lǐng)館區(qū)1號(中和大道)
最近開課時間(連續(xù)班/周末班/晚班)
Design Sign-Off培訓(xùn):2025年7月14日..用心服務(wù)..............--即將開課----即將開課,請咨詢客服。
   學(xué)時
     ◆課時: 共6天,36學(xué)時

        ◆外地學(xué)員:代理安排食宿(需提前預(yù)定)
        ☆合格學(xué)員免費頒發(fā)相關(guān)資格證書,提升您的職業(yè)資質(zhì)
        作為最早專注于嵌入式培訓(xùn)的專業(yè)機構(gòu),曙海嵌入式學(xué)院提供的證書得到本行業(yè)的廣泛認
        可,學(xué)員的能力得到大家的認同

        ☆合格學(xué)員免費推薦工作
        ★實驗設(shè)備請點擊這兒查看★
   .最.新.優(yōu).惠.
       ◆團體報名優(yōu)惠措施:兩人95折優(yōu)惠,三人或三人以上9折優(yōu)惠 。注意:在讀學(xué)生憑學(xué)生證,即使一個人也優(yōu)惠500元。
   .質(zhì).量.保.障.

        1、培訓(xùn)過程中,如有部分內(nèi)容理解不透或消化不好,可免費在以后培訓(xùn)班中重聽;
        2、培訓(xùn)結(jié)束后,培訓(xùn)老師留給學(xué)員手機和Email,免費提供半年的技術(shù)支持,充分保證培訓(xùn)后出效果;
        3、培訓(xùn)合格學(xué)員可享受免費推薦就業(yè)機會。 ☆合格學(xué)員免費頒發(fā)相關(guān)工程師等資格證書,提升您的職業(yè)資質(zhì)。專注高端培訓(xùn)13年,曙海提供的證書得到本行業(yè)的廣泛認可,學(xué)員的能力得到大家的認同,受到用人單位的廣泛贊譽。

  Design Sign-Off培訓(xùn)
培訓(xùn)方式以講課和實驗穿插進行

課.程.描.述 :

第一階段 PrimeTime PX: Signoff Power Analysis

Overview
In this class, you will extend PrimeTime's signoff static timing analysis capability to accurately analyze peak power, average power, clock network power, and multi-voltage power.

A job aid will guide you through the setup requirements and command flow to perform an appropriate power analysis type (average vs. peak; instantaneous peak vs. cycle-accurate peak).

Skills learned include:

  • determining possible analysis methods, based on the available data and the application needs
  • applying a methodology to confirm that the power analysis performed was complete and correct
  • applying debugging technique(s) if necessary
  • generating and interpreting all of the standard PrimeTime PX reports for switching activity peak power, average power, clock network power, and multi-voltage power analyses
  • generating and viewing peak-power waveforms

To analyze power on multi-voltage designs, you will be using the unified power format (IEEE 1801 UPF) based flow.

Objectives
At the end of this workshop the student should be able to:
  • Read the required timing and power data; verify their completeness
  • Perform peak and average power analysis in the GUI and shell interface
  • Perform SDC clock-frequency-based power scaling in VCD/SAIF average power flow
  • Generate VCD and SAIF switching activity files by simulating RTL and gate-level designs
  • Distinguish between event-based and cycle-accurate peak power (CAPP) analysis
  • Dump and view peak power waveforms
  • Perform conditional peak power analysis
  • Determine quality of analyses from switching activity and power reports
  • Estimate pre-layout clock-tree power
  • Annotate clock-network power
  • Determine power savings due to clock gating
  • Specify PVT corner and libraries for multi -voltage power analysis
  • Interpret UPF power intent of a multi voltage design
  • Perform UPF-flow-based multi-voltage power analysis
  • Perform concurrent multi-rail power analysis using UPF

Course Outline

  • Introduction to Power Analysis
  • Average Power Analysis
  • Peak Power Analysis
  • Clock Network Power Analysis
  • Multivoltage Power Analysi

第二階段 PrimeTime 1

Overview
In this workshop you will learn to perform Static Timing Analysis (STA) using PrimeTime by executing the appropriate high-level summary reports to initiate your analysis, customizing and interpreting detailed timing reports for debugging, and exploring and analyzing the clocks that dictate STA results.

You will also learn to maximize your productivity by validating inherited scripts for your design, by creating scripts using a Synopsys-recommended methodology, by identifying opportunities to improve run time, and by customizing your environment for ease of running and debugging.

The workshop includes comprehensive hands-on labs, which provide an opportunity to apply key concepts covered during the lectures.

Objectives
At the end of this workshop the student should be able to:
  • Generate summary reports of the design violations organized by clock, by slack, by timing check, or by where they occur: on boundary paths or register-to-register paths.
  • Interpret violation details, both for netlist and for constraints, in a timing report for setup and hold, recovery and removal, and clock-gating setup and hold
  • Generate timing reports for specific paths and with specific details
  • Validate, confirm, debug, enhance, and execute a PrimeTime run script
  • Create a PrimeTime run script based on seed scripts from the RMgen (Reference Methodology Generator) utility
  • Identify opportunities to improve run time
  • Create a saved session and subsequently restore the saved session
  • Identify the clocks, where they are defined, and which ones interact, on an unfamiliar design
  • Reduce pessimism using path-based analysis

Course Outline

Unit 1
  • Does your Design Meet Timing?
  • Objects, Attributes, Collections
  • Constraints in a Timing Report
  • Timing Arcs in a Timing Report
  • Control which Paths are Reported
Unit 2
  • Summary Reports
  • Validate & Enhance PrimeTime Session
  • Analysis Types and Back Annotation
  • Getting to Know Your Clocks
Unit 3
  • Additional Checks and Constraints
  • Path-Based Analysis
  • Conclusion and Intersecting Technolog



第三階段 PrimeTime 2: Debugging Constraints

Overview
This workshop addresses the most time-consuming part of static timing analysis: debugging constraints. The workshop provides a method to identify potential timing problems, identify the cause, and determine the effects of these problems. Armed with this information, students will now be able to confirm that constraints are correct or, if incorrect, will have sufficient information to correct the problem.

Incorrect STA constraints must be identified because they obscure real timing violations and can cause two problems: either the real violations are missed and not reported or violations are reported that are not real, making it difficult to find the real violations hidden among them.

Objectives
At the end of this workshop the student should be able to:
  • Pinpoint the cause and determine the effects of check_timing and report_analysis_coverage warnings
  • Execute seven PrimeTime commands and two custom procedures to trace from the warning to the cause and explore objects in that path
  • Systematically debug scripts to eliminate obvious problems using PrimeTime
  • Independently and fully utilize check_timing and report_analysis_coverage to flag remaining constraint problems
  • Identify key pieces of a timing report for debugging final constraint problems

Course Outline

  • Finding Problems
  • Tools of the Trade
  • Applying Tools of the Trade to Common Scenarios
  • A Recommended Debugging Flow
  • Debugging Clocks
  • Conclusion

第四階段 PrimeTime SI: Crosstalk Delay and Noise

Overview
In this class, you will learn the basic concepts of crosstalk, their effects on timing and noise, how PrimeTime SI can be used to identify these effects, and how PrimeTime SI can be used to perform hat-if analysis to guide the place and route tools in the fixing of violations. You will apply the PrimeTime SI flow and methodology for chip-level crosstalk analysis. The labs will demonstrate the use of PrimeTime SI to analyze crosstalk failures on an actual design.

Best practice methodologies will give you the insights to drive the PrimeTime SI tool at its optimum performance and to generate quality results.

Hands-on labs follow each training module, allowing you to apply the skills learned in lecture.

Objectives
At the end of this workshop the student should be able to:
  • Run PTSI for crosstalk delay and noise analysis
  • Use the key reports in the shell and GUI to identify violations due to crosstalk, and to guide timing closure
  • Define clock relationships for improved timing accuracy
  • Apply useful commands to catch and report incomplete inputs to PTSI
  • More finely control PTSI and your fixing tool using the following techniques
    • Manually control delta delay and noise calculations for specific nets
    • Apply path-based analysis
    • Apply what-if analysis, both automatically and manually

Course Outline

 
  • Run PrimeTime SI: Crosstalk Delay
  • Completing your Inputs for PTSI
  • Run PrimeTime SI: Crosstalk Noise
  • Improving Accuracy
  • ECO Flows

第五階段 TetraMAX

Overview
In this three-day workshop, you will learn how use TetraMAX? to perform the following tasks:

  • Generate test patterns for stuck-at faults given a scan gate-level design created by DFT Compiler or other tools
  • Describe the test protocol and test pattern timing using STIL
  • Debug DRC and stuck-at fault coverage problems using the Graphical Schematic Viewer
  • Troubleshoot fault coverage problems
  • Save and validate test patterns
  • Troubleshoot simulation failures
  • Diagnose failures on the ATE

This workshop also includes an overview of the fundamentals of manufacturing test, such as:

  • What is manufacturing test?
  • Why perform manufacturing test?
  • What is a stuck-at fault?
  • What is a scan chain?
An overview of the Adaptive Scan and Power-Aware APTG features in TetraMAX? will also be presented.
Objectives
At the end of this workshop the student should be able to:
  • Incorporate TetraMAX? ATPG in a design and test methodology that produces desired fault coverage, ATPG vector count and ATPG run-time for a full-scan or almost full-scan design
  • Create a STIL Test Protocol File for a design by using Quick STIL menus or commands, DFT Compiler, or from scratch
  • Use the Graphical Schematic Viewer to analyze and debug warning messages from Design Rule Check or fault coverage problems after ATPG
  • Describe when and how to use at least three options to increase test coverage and/or decrease the number of required test patterns
  • Save test patterns in a proper format for simulation and transfer to an ATE
  • Validate test patterns in simulation using MAX Testbench
  • Describe the difference between the Transition Delay and Path Delay fault models
  • Use timing exceptions with At-Speed testing to mask slow cells
  • Limit switching activity with Power-Aware ATPG
  • Perform Transition Delay testing including Slack-Based Transition Delay
  • Use On-Chip Clocking (OCC) to provide launch and capture clock pulse for At-Speed testing
  • Generate critical paths from PrimeTime for performing Path Delay testing
  • Use TetraMAX? diagnosis features to analyze failures on the ATE

Course Outline?
Unit 1

  • Introduction to ATPG Test
  • Building ATPG Models
  • Running DRC
  • Controlling ATPG

Unit 2
  • Minimizing ATPG Patterns
  • Pattern Validation
  • Introduction to At-Speed Testing
  • At-Speed Constraints
Unit 3
  • Transition Delay Testing
  • On-Chip Clocking Support
  • Path Delay Testing
  • Diagnosis
  • Conclusion
主站蜘蛛池模板: 精品无码久久久久久国产| 无码熟妇人妻AV影音先锋| 国产AV无码专区亚洲AV蜜芽| 亚洲国产精品无码第一区二区三区 | 亚洲中文字幕在线无码一区二区| 亚洲αⅴ无码乱码在线观看性色| 大胆日本无码裸体日本动漫| 国产成人A人亚洲精品无码| 久久亚洲中文字幕无码| 久久亚洲精品AB无码播放| 性色AV一区二区三区无码| 久久亚洲AV成人无码软件| 中文一国产一无码一日韩| 西西4444www大胆无码| 久久亚洲AV成人无码国产| 18禁超污无遮挡无码免费网站| 亚洲精品无码你懂的| 免费A级毛片无码A∨中文字幕下载| 精品无码黑人又粗又大又长| 亚洲AV成人无码久久WWW| 久久Av无码精品人妻系列| 亚洲AV无码久久精品色欲| 一本大道无码人妻精品专区| 无码人妻一区二区三区av| 中文字幕无码乱码人妻系列蜜桃| 亚洲国产精品无码成人片久久 | 免费无码午夜福利片69| 亚洲AV无码一区二区三区久久精品| 亚洲成AV人在线观看天堂无码| 国产成人综合日韩精品无码不卡 | 亚洲国产精品无码专区影院| 亚洲av无码成人精品区在线播放| 精品久久久久久中文字幕无码 | 精品无码国产污污污免费| 亚洲日韩精品无码专区加勒比| 久久午夜福利无码1000合集| 亚洲中文无码a∨在线观看| 无码成人精品区在线观看| 西西人体444www大胆无码视频| 久久亚洲日韩看片无码| 亚洲人片在线观看天堂无码|