北 京:(010)51292078 上 海:(021)51875830
西 安:(029)86699670 南 京:(025)68662821
成 都:(028)68802075 武 漢:(027)50767718
廣 州:(020)61137349 深 圳:(0755)61280252

課程表 聯(lián)系我 在線聊 報名 付款 我們 QQ聊 切換寬屏
嵌入式OS--3G手機操作系統(tǒng)
嵌入式硬件設(shè)計
Altium Designer Layout高速硬件設(shè)計
開發(fā)語言/數(shù)據(jù)庫/軟硬件測試
芯片設(shè)計/大規(guī)模集成電路VLSI
其他類
 
   SoC Encounter RTL-to-GDSII物理實現(xiàn)
   班.級.規(guī).模.及.環(huán).境
       為了保證培訓效果,增加互動環(huán)節(jié),我們堅持小班授課,每期報名人數(shù)限5人,多余人員安排到下一期進行。
   上課時間和地點
上課地點:【上海】:同濟大學(滬西)/新城金郡商務(wù)樓(11號線白銀路站) 【深圳分部】:深圳大學成教院/ 電影大廈(地鐵一號線大劇院站)【北京分部】:福鑫大樓/北京中山學院 【武漢分部】:佳源大廈(高新二路) 【南京分部】:金港大廈(和燕路) 【成都分部】:領(lǐng)館區(qū)1號(中和大道)
最近開課時間(連續(xù)班/周末班/晚班)
SoC Encounter RTL-to-GDSII物理實現(xiàn):2025年7月14日..用心服務(wù)..............--即將開課----即將開課,請咨詢客服。
   學時
     ◆課時: 共6天,36學時

        ◆外地學員:代理安排食宿(需提前預(yù)定)
        ☆合格學員免費頒發(fā)相關(guān)資格證書,提升您的職業(yè)資質(zhì)
        作為最早專注于嵌入式培訓的專業(yè)機構(gòu),曙海嵌入式學院提供的證書得到本行業(yè)的廣泛認
        可,學員的能力得到大家的認同

        ☆合格學員免費推薦工作
        ★實驗設(shè)備請點擊這兒查看★
   .最.新.優(yōu).惠.
       ◆團體報名優(yōu)惠措施:兩人95折優(yōu)惠,三人或三人以上9折優(yōu)惠 。注意:在讀學生憑學生證,即使一個人也優(yōu)惠500元。
   .質(zhì).量.保.障.

        1、培訓過程中,如有部分內(nèi)容理解不透或消化不好,可免費在以后培訓班中重聽;
        2、培訓結(jié)束后,培訓老師留給學員手機和Email,免費提供半年的技術(shù)支持,充分保證培訓后出效果;
        3、培訓合格學員可享受免費推薦就業(yè)機會。 ☆合格學員免費頒發(fā)相關(guān)工程師等資格證書,提升您的職業(yè)資質(zhì)。專注高端培訓13年,曙海提供的證書得到本行業(yè)的廣泛認可,學員的能力得到大家的認同,受到用人單位的廣泛贊譽。

  SoC Encounter RTL-to-GDSII物理實現(xiàn)

 

培訓安排:

第一階段:

概述

SOCEncounter的基本界面操作

布圖(Floorplan)

電源網(wǎng)絡(luò)設(shè)計(power?plan)

布局(Placement)

掃描鏈重排與優(yōu)化(Scan?Chain?Re-ordering)

早期布線特性分析(TrialRoute)

1) Advance and High performance design challenged– Encounter solution-RCP

Traditional synthesis tools use vendor-supplied wire-load models based on fanouts, which do not provide accurate wire delay information especially for designs where a significant portion of the delays are contributed by the wires. The RCP flow uses a complete placement and considers congestion and legal placement as a cost function during the RTL-to-gates phase, to create a better netlist. This flow ensures both the best accuracy and the most predictable closure with back-end tools.

-CCOPT

Clock Concurrent Optimization technology, also known as CCopt, which delivers superior capabilities for designers faced with increasing performance, power and area challenges. Specifically, ccopt technology has delivered significant quality of silicon (QoS) on high-speed processor designs in the areas of:

n ?Power (clock tree power reduction up to 30 percent and total power improvements of up to 10 percent),

?

n ?Performance (improvements of up to 100 MHz for a GHz design), and

n ?Area (clock tree area reduction up to 30 percent)

-GigaOpt

The new GigaOpt technology inside EDI System produces high-quality results faster than traditional optimization engines by harnessing the power of multiple CPUs. GigaOpt does multi-threading combined base and SI delay timing optimization.

2) ?Mixed Signal Physical Implementation flow

- Introduction

- Integration Constraints

- Netlist Driven Mixed Signal Flow

3) ?RDL co-design flow

- Flipchip introduce

- Encounter Flipchip flow

- RDL co-design



In this course, you willRun timing optimization?
Run silicon virtual prototyping?
Run placement with the Amoeba placer?
Estimate parasitics and generate delay information?
Analyze congestion after running Trial Route?
Create clock trees?
Create physical partitions (hierarchy) and timing budgets?
Run signal integrity analysis?
Optimize timing?
Run NanoRoute? Ultra detail routing?
Apply postroute timing and signal integrity optimization
In this course, you will get a high-level technical overview of the SoC Encounter flow. However, to gain in-depth knowledge about each tool, refer to the Related Courses list and take the corresponding course(s).

l Laker structure、Environment setup、Viewing design
l Basic drawing、Technology File、Import & Export design
l Customize your LAKER、DRC & Third-Party Integration link
Laker L2 Training
l Rule-Driven、Magic cell、User Define Device (UDD)、Path Finder
l P2P router、Route by Label、Laker Advance Function

   Synthesis flow?
   Application of design constraints?
   Optimization strategies?
?
   Synthesis of datapath structures?
   Synthesis for low power?
   Interface to place and route?
   Design for testability (optional)?

第二階段:

q Selecting and Highlighting Objects in the Design

q Floorplanning the Design

q Planning Power?

q Running Detail Placement

q Scan Optimization and Reordering

q Analyzing Route Feasibility with?Trial Route

q Extracting Parasitics and Analyzing Timing

q Multi-Mode Multi-Corner Analysis

q Optimizing and Closing Timing

q Implementing the Clock Tree

q Routing Power with?Special Route

q Analyzing Power Routing Optimization

q Routing for Signal Integrity, Timing, and Design for Yield

q Evaluating Routing Problems

q Wire Editing

q Signal Integrity

寄生參數(shù)提取和靜態(tài)時序分析(Extraction?and?STA)

多模多角分析(MMMC)

時序優(yōu)化(Timing?Optimization)

時鐘樹生成(CTS)

電源網(wǎng)絡(luò)布線(Special?Route)

功耗分析(Power?Analysis)

第三階段:Laker Schematic Driven Layout Training

Laker SDL 流程介紹
Laker L3 實例教程
練習一:Laker-L3的基本接口操作
練習二:如何將Design讀進Laker L3
練習三:Layout的繪制與Stick Diagram的運用
練習四:Laker Net Router的操作
練習五:Matching Creation的運用
練習六:重復(fù)電路的畫法(Copy Associate & Pattern Reuse)
練習七:ECO的運用
主站蜘蛛池模板: 亚洲最大无码中文字幕| 国产精品毛片无码| 亚洲另类无码专区丝袜| 丝袜无码一区二区三区| 精品无码国产污污污免费| 亚洲精品久久无码av片俺去也| 无码国产色欲XXXXX视频| 亚洲中文字幕无码爆乳av中文| 国产午夜无码福利在线看网站| 日韩精品中文字幕无码专区| 日韩少妇无码一区二区三区| 亚洲v国产v天堂a无码久久| 欧洲精品无码一区二区三区在线播放| 国产午夜无码专区喷水| av无码人妻一区二区三区牛牛| 亚洲国产精品无码久久SM| 四虎成人精品无码| 久久亚洲AV成人无码电影| 亚洲精品无码少妇30P| 午夜无码人妻av大片色欲| 国产自无码视频在线观看| 人妻精品久久无码专区精东影业 | 日韩夜夜高潮夜夜爽无码| 国产精品无码制服丝袜| 精品久久久久久无码国产| 无码性午夜视频在线观看| 亚洲爆乳无码精品AAA片蜜桃| 无码成人AAAAA毛片| 无码国内精品久久人妻| 无码国产精品一区二区高潮| 亚洲中文字幕久久精品无码APP| 亚洲AV无码成人专区| 久久精品无码一区二区app| 久久久无码人妻精品无码| 国产成人综合日韩精品无码| 无码AV片在线观看免费| 用舌头去添高潮无码视频| 久久久久无码精品国产| 国产麻豆天美果冻无码视频| 亚洲av无码成人影院一区| 亚洲啪啪AV无码片|