北 京:(010)51292078 上 海:(021)51875830
西 安:(029)86699670 南 京:(025)68662821
成 都:(028)68802075 武 漢:(027)50767718
廣 州:(020)61137349 深 圳:(0755)61280252

課程表 聯(lián)系我 在線聊 報(bào)名 付款 我們 QQ聊 切換寬屏
嵌入式OS--3G手機(jī)操作系統(tǒng)
嵌入式硬件設(shè)計(jì)
Altium Designer Layout高速硬件設(shè)計(jì)
開發(fā)語(yǔ)言/數(shù)據(jù)庫(kù)/軟硬件測(cè)試
芯片設(shè)計(jì)/大規(guī)模集成電路VLSI
其他類
 
   Synopsys IC Compiler培訓(xùn)
   班.級(jí).規(guī).模.及.環(huán).境
       為了保證培訓(xùn)效果,增加互動(dòng)環(huán)節(jié),我們堅(jiān)持小班授課,每期報(bào)名人數(shù)限5人,多余人員安排到下一期進(jìn)行。
   上課時(shí)間和地點(diǎn)
上課地點(diǎn):【上海】:同濟(jì)大學(xué)(滬西)/新城金郡商務(wù)樓(11號(hào)線白銀路站) 【深圳分部】:深圳大學(xué)成教院/ 電影大廈(地鐵一號(hào)線大劇院站)【北京分部】:福鑫大樓/北京中山學(xué)院 【武漢分部】:佳源大廈(高新二路) 【南京分部】:金港大廈(和燕路) 【成都分部】:領(lǐng)館區(qū)1號(hào)(中和大道)
最近開課時(shí)間(連續(xù)班/周末班/晚班)
Synopsys IC Compiler培訓(xùn):2025年7月14日..用心服務(wù)..............--即將開課----即將開課,請(qǐng)咨詢客服。
   學(xué)時(shí)
     ◆課時(shí): 共6天,36學(xué)時(shí)

        ◆外地學(xué)員:代理安排食宿(需提前預(yù)定)
        ☆合格學(xué)員免費(fèi)頒發(fā)相關(guān)資格證書,提升您的職業(yè)資質(zhì)
        作為最早專注于嵌入式培訓(xùn)的專業(yè)機(jī)構(gòu),曙海嵌入式學(xué)院提供的證書得到本行業(yè)的廣泛認(rèn)
        可,學(xué)員的能力得到大家的認(rèn)同

        ☆合格學(xué)員免費(fèi)推薦工作
        ★實(shí)驗(yàn)設(shè)備請(qǐng)點(diǎn)擊這兒查看★
   .最.新.優(yōu).惠.
       ◆團(tuán)體報(bào)名優(yōu)惠措施:兩人95折優(yōu)惠,三人或三人以上9折優(yōu)惠 。注意:在讀學(xué)生憑學(xué)生證,即使一個(gè)人也優(yōu)惠500元。
   .質(zhì).量.保.障.

        1、培訓(xùn)過(guò)程中,如有部分內(nèi)容理解不透或消化不好,可免費(fèi)在以后培訓(xùn)班中重聽;
        2、培訓(xùn)結(jié)束后,培訓(xùn)老師留給學(xué)員手機(jī)和Email,免費(fèi)提供半年的技術(shù)支持,充分保證培訓(xùn)后出效果;
        3、培訓(xùn)合格學(xué)員可享受免費(fèi)推薦就業(yè)機(jī)會(huì)。 ☆合格學(xué)員免費(fèi)頒發(fā)相關(guān)工程師等資格證書,提升您的職業(yè)資質(zhì)。專注高端培訓(xùn)13年,曙海提供的證書得到本行業(yè)的廣泛認(rèn)可,學(xué)員的能力得到大家的認(rèn)同,受到用人單位的廣泛贊譽(yù)。

  Synopsys IC Compiler培訓(xùn)

培訓(xùn)方式以講課和實(shí)驗(yàn)穿插進(jìn)行。

IC Compiler 1?

?

Overview
The workshop starts out with a high-level introduction to IC Compiler? graphical user interface, during which you will learn about the 3 core commands place_opt, clock_opt, and route_opt, as well as the more targeted atomic commands for more specific needs.

?


You will learn the details of design and timing setup, including setting up physical and logical libraries, importing design formats and floorplans, and setting the design up for proper timing analysis.

?


The workshop goes in-depth into using IC Compiler to perform placement, power optimization, scan optimization, clock tree synthesis and routing operations, including interleaved logic optimizations. You will also learn how to perform Design-for-Manufacturing tasks in IC Compiler, including antenna fixing, via doubling, metal filling, and critical area optimization. Another unit is dedicated to the topic of the new Multi Scenario capabilities, including how to apply SDC constraint files and operating conditions and how to perform analysis and optimization in parallel. The unit will also show you the advantages of using on-chip-variation mode.

?


The class explores the new Design Planning features in IC Compiler, which support full flat floorplanning including automatic macro placement, power network synthesis and analysis, and prototype route and optimization.

?


The workshop is accompanied by comprehensive hands-on labs, which provide an opportunity to apply all concepts covered during the lectures.

?


Objectives?
At the end of this workshop the student should be able to:?
?? Read necessary files required to run IC Compiler, resolving common errors/warnings?
?? Set up timing for analysis and optimizations?
?? Perform placement and optimizations?
?? Analyze congestion maps and reports?
?? Perform power optimization?
?? Perform scan reordering using ScanDEF?
?? Set up the design for clock tree synthesis?
?? Perform clock tree synthesis and post-CTS optimizations?
?? Analyze timing and clock specifications post CTS?
?? Route the design using the core and atomic commands?
?? Describe the need for Multi-corner, Multi-Mode analysis, and optimization?
?? Specify a scenario in IC Compiler?
?? Analyze the design for SI and perform SI optimizations?
?? Perform unconstrained and freeze silicon ECOs?
?? Perform antenna fixing, via doubling, metal filling, filler cell insertion, critical area optimization?
?? Create a flat floorplan including core and IO area setup, power network synthesis and routing, timing driven macro placement?
?? Perform power network analysis and virtual pad insertion?

?

Audience Profile
ASIC, back-end,?or?layout designers with experience in standard-cell-based automatic Place and Route.

?

Prerequisites
To benefit the most from the material presented in this workshop, students should have working knowledge of Physical Design using Physical Compiler, Astro,?or?any other physical design tool.

?

Course Outline?

?

Unit 1?
?? Introduction?
?? IC Compiler Basic Flow?
?? Design Planning?

?

Unit 2?
?? Placement, Power and Test?
?? Clock Tree Synthesis?

?

Unit 3?
?? Multi Scenario Optimization?
?? Routing and Signal Integrity?
?? Chip Finishing and DFM?

主站蜘蛛池模板: 无码国产精品一区二区免费| 亚洲av午夜精品无码专区| 无码人妻丰满熟妇啪啪网站牛牛 | 亚洲av无码偷拍在线观看| 无码国产精品一区二区高潮| 久久久久亚洲AV无码专区桃色| 亚洲av无码一区二区三区天堂古代| 无码专区国产精品视频| 精品日韩亚洲AV无码| 人妻丰满熟妇aⅴ无码| 国外AV无码精品国产精品| 日韩人妻无码精品久久久不卡 | 久久精品无码一区二区三区不卡| 综合无码一区二区三区| 性色av无码不卡中文字幕| 无码中文人妻视频2019| 中文无码熟妇人妻AV在线| 影音先锋无码a∨男人资源站| 精品无码一区二区三区亚洲桃色| 中文无码vs无码人妻 | 精品一区二区无码AV| 日韩AV无码精品一二三区| 中文字幕人成无码人妻综合社区| 久久精品aⅴ无码中文字字幕| 国产成人AV无码精品| 久青草无码视频在线观看| 国产成人无码午夜视频在线观看| 亚洲av永久无码一区二区三区| 亚洲AV成人噜噜无码网站| 久热中文字幕无码视频| 亚洲AV无码专区在线播放中文| 国产成人综合日韩精品无码不卡 | 精品多人p群无码| 亚洲国产av高清无码| 中文字幕无码播放免费| 亚洲精品无码久久久久A片苍井空| 久久精品国产亚洲AV无码娇色 | 人妻无码中文久久久久专区| 男人的天堂无码动漫AV| 亚洲综合久久精品无码色欲| 亚洲av无码一区二区三区人妖|