北 京:(010)51292078 上 海:(021)51875830
西 安:(029)86699670 南 京:(025)68662821
成 都:(028)68802075 武 漢:(027)50767718
廣 州:(020)61137349 深 圳:(0755)61280252

課程表 聯(lián)系我 在線聊 報名 付款 我們 QQ聊 切換寬屏
嵌入式OS--3G手機操作系統(tǒng)
嵌入式硬件設(shè)計
Altium Designer Layout高速硬件設(shè)計
開發(fā)語言/數(shù)據(jù)庫/軟硬件測試
芯片設(shè)計/大規(guī)模集成電路VLSI
其他類
 
  Synopsys TetraMAX EDA培訓(xùn)
   入.學(xué).要.求

        學(xué)員學(xué)習(xí)本課程應(yīng)具備下列基礎(chǔ)知識:
        ◆ 電路系統(tǒng)的基本概念。

   班.級.規(guī).模.及.環(huán).境
       為了保證培訓(xùn)效果,增加互動環(huán)節(jié),我們堅持小班授課,每期報名人數(shù)限5人,多余人員安排到下一期進行。
   上課時間和地點
上課地點:【上海】:同濟大學(xué)(滬西)/新城金郡商務(wù)樓(11號線白銀路站) 【深圳分部】:深圳大學(xué)成教院/ 電影大廈(地鐵一號線大劇院站)【北京分部】:福鑫大樓/北京中山學(xué)院 【武漢分部】:佳源大廈(高新二路) 【南京分部】:金港大廈(和燕路) 【成都分部】:領(lǐng)館區(qū)1號(中和大道)
最近開課時間(連續(xù)班/周末班/晚班)
Synopsys TetraMAX EDA培訓(xùn):2025年7月14日..用心服務(wù)..............--即將開課----即將開課,請咨詢客服。
   學(xué)時
     ◆課時: 共6天,36學(xué)時

        ◆外地學(xué)員:代理安排食宿(需提前預(yù)定)
        ☆合格學(xué)員免費頒發(fā)相關(guān)資格證書,提升您的職業(yè)資質(zhì)
        作為最早專注于嵌入式培訓(xùn)的專業(yè)機構(gòu),曙海嵌入式學(xué)院提供的證書得到本行業(yè)的廣泛認(rèn)
        可,學(xué)員的能力得到大家的認(rèn)同

        ☆合格學(xué)員免費推薦工作
        ★實驗設(shè)備請點擊這兒查看★
   .最.新.優(yōu).惠.
       ◆團體報名優(yōu)惠措施:兩人95折優(yōu)惠,三人或三人以上9折優(yōu)惠 。注意:在讀學(xué)生憑學(xué)生證,即使一個人也優(yōu)惠500元。
   .質(zhì).量.保.障.

        1、培訓(xùn)過程中,如有部分內(nèi)容理解不透或消化不好,可免費在以后培訓(xùn)班中重聽;
        2、培訓(xùn)結(jié)束后,培訓(xùn)老師留給學(xué)員手機和Email,免費提供半年的技術(shù)支持,充分保證培訓(xùn)后出效果;
        3、培訓(xùn)合格學(xué)員可享受免費推薦就業(yè)機會。 ☆合格學(xué)員免費頒發(fā)相關(guān)工程師等資格證書,提升您的職業(yè)資質(zhì)。專注高端培訓(xùn)13年,曙海提供的證書得到本行業(yè)的廣泛認(rèn)可,學(xué)員的能力得到大家的認(rèn)同,受到用人單位的廣泛贊譽。

  Synopsys TetraMAX EDA培訓(xùn)
培訓(xùn)方式以講課和實驗穿插進行

課.程.描.述 :

?

OVERVIEW

In this two-day workshop, you will learn how use TetraMAX?--Synopsys' ATPG Tool for SOC design--to perform the following tasks:

  • Generate test patterns for stuck-at faults given a scan gate-level design created by DFT Compiler or other tools
  • Describe the test protocol and test pattern timing using STIL
  • Debug DRC and stuck-at fault coverage problems using the Graphical Schematic Viewer
  • Troubleshoot fault coverage problems
  • Save and validate test patterns
  • Troubleshoot simulation failures

This class includes an overview of the fundamentals of manufacturing test, such as:

  • What is manufacturing test?
  • Why perform manufacturing test?
  • What is a stuck-at fault?
  • What is a scan chain?

This class also includes a brief overview of the DSM Test Failure Diagnosis and Adaptive Scan features in TetraMAX?.

?

OBJECTIVES

At the end of this workshop the student should be able to:

  • Incorporate TetraMAX? ATPG in a design and test methodology that produces desired fault coverage, ATPG vector count and ATPG run-time for a full-scan or almost full-scan design
  • Create a STIL Test Protocol File for a design by using QuickSTIL menus or commands, DFT Compiler or from scratch
  • Use the Graphical Schematic Viewer to analyze and debug warning messages from Design Rule Check or fault coverage problems after ATPG
  • Customize a Test Protocol for a design that requires special circuit initialization, scan shift or capture procedures or pattern timing
  • Describe when and how to use at least four options to increase test coverage and/or decrease the number of required test patterns
  • Save test patterns in a proper format for simulation and transfer to an ATE
  • Validate test patterns using STIL Direct Pattern Validation

AUDIENCE PROFILE

ASIC, SoC or Test Engineers who perform ATPG at the Chip or SoC level.

?

PREREQUISITES

To benefit the most from the material presented in this workshop, students should: Have taken the DFT Compiler 1 workshop or possess equivalent knowledge with DFT Compiler and fundamentals of manufacturing test including:

  • Understanding the differences between manufacturing and design verification testing
  • Stuck-at fault model
  • Internal and boundary scan chains
  • Scan shift and capture violations
  • Major scan design-for-test rules concerning flip-flops, latches and bi-directional/tri-state drivers
  • Tradeoffs between having single or multiple
  • Understanding of digital IC logic design
  • Working knowledge of Verilog or VHDL language
  • Familiarity with UNIX workstations running X-windows
  • Familiarity with vi, emacs, or other UNIX text editors

COURSE OUTLINE

?

第一階段:

Introduction to ATPG Test

Building ATPG Models

Running DRC

Controlling ATPG

?

第二階段:

Minimizing ATPG Patterns

Writing ATPG Patterns

Pattern Validation

Diagnosis

??? Conclusion

主站蜘蛛池模板: 无码人妻av一区二区三区蜜臀| 免费无码黄十八禁网站在线观看| 亚洲人成无码www久久久| 亚洲AV无码成人精品区蜜桃| 亚洲AV永久无码精品一百度影院| 人禽无码视频在线观看| 97免费人妻无码视频| 成年免费a级毛片免费看无码| 精品人妻大屁股白浆无码| 狠狠精品久久久无码中文字幕 | 欧洲无码一区二区三区在线观看 | 国产做无码视频在线观看浪潮| 老子午夜精品无码| 内射人妻少妇无码一本一道| 无码毛片内射白浆视频| 日韩亚洲AV无码一区二区不卡| 无码精品人妻一区| 亚洲av午夜精品无码专区| 国产AV无码专区亚洲Av| 中文无码熟妇人妻AV在线| 午夜亚洲av永久无码精品| 无码中文av有码中文a| 2021无码最新国产在线观看| 亚洲AV无码久久| 日日麻批免费40分钟无码| 亚洲AV人无码激艳猛片| 极品粉嫩嫩模大尺度无码视频 | 国产成年无码久久久免费| 亚洲国产精品无码久久青草| 国产精品亚洲专区无码牛牛| 中文字幕无码不卡免费视频| 无码人妻精品一区二区三区蜜桃 | 国产AV巨作情欲放纵无码| YW尤物AV无码国产在线观看| 无码人妻一区二区三区精品视频| 日韩免费无码一区二区视频| 国产精品va无码二区| 精品无码久久久久久久久| 人妻系列无码专区久久五月天| 国产精品无码制服丝袜| 亚洲Av无码国产情品久久|